

FACHHOCHSCHULE KIEL University of Applied Sciences

Intro

# **Digital Design Principle**

- Number systems
- Boolean algebra
- Switch and CMOS design
- Combinational logic
  - Logic gates
  - Building blocks: de/mux, de/encoder, shifters, adder/subtractor, multiplier
  - Logic minimization
  - Mixed logic
- Sequential logic
  - Latches, Flip-flops
  - Counters
  - State machines: Mealy/Moore machines









### **First Transistor**

LILLIAN HODDESON VICKI DAITCH

TRUE





# GENIUS

THE LIFE AND SCIENCE OF JOHN BARDEEN

The Only Winner of Two Nobel Prizes in Physics John Bardeen William Shockley Walter Brattain Circa. 1947, Bell Labs

**Nobel Prize in Physics 1956** 



### **First Transistor**





John Bardeen William Shockley Walter Brattain





Nobel Prize in Physics 2000



# The inventors of the integrated circuit



#### Jack Kilby with first integrated circuit







First integrated circuit tested 12.09.1958



Jack Kilby first design of an integrated circuit

















**Dual-Core Itanium 2 (Montecito)** 



#### 27.72 mm Figure 10.1.7 anch Unit oating Point Pipeline Control Fetch Technology: 90nm bulk, 7 ALAT 16KB Integer Datapath Cache layers Cu •1.72B transistors ache Bits //0 -596mm<sup>2</sup> 2.0+GHz operation at 256KB self-selected voltage -100W electrical and L1D Cache thermal power limit Bus Log Two 11 issue, 2 way TMT EPIC cores 3 level on-chip cache per 12MB L2 1015 core - 16K L1I, 16K L1D, rbiter DODD'S Cache 21.5 mm 1MB L2I, 256K L2D, 12MB Э 0.0 unified L3 Foxton Power management L1D Cache 12MB L2 auben Cache elli She Integer Datapatn 611 LYTY auben UDUEIC

# Integrated Circuit Complexity



FACHHOCHSCHULE KIEL University of Applied Sciences

Source: Inte

FACHHOCHSCHULE KIEL University of Applied Sciences

#### **Minimum Feature Size**



We are currently at 0.065µm (65nm) and moving towards 0.045µm



**Source: Dataquest** 









